dielectric constant of the semiconductor  $(\epsilon_s)$ , and the charge on an electron (q) (see Ref. 1):

$$W = \sqrt{\frac{2\epsilon_{\rm s}}{q} \frac{N_A + N_D}{N_A N_D} V_{\rm bi}} \tag{1}$$

Under forward bias [Fig. 1(b)] the built-in potential is reduced by the applied voltage  $(V_f)$  and the depletion width is decreased. For a sufficiently large forward bias, typically on the order of two-thirds of the semiconductors bandgap, appreciable current flows through the diode. Under reverse bias [Fig. 1(c)] the built-in potential is increased by the applied voltage  $(V_r)$ , and the depletion width is increased as more free carriers are stripped from dopant atoms to form additional ionized impurities. This increases the barrier to current flow in the diode. With this background the operation of a JFET is now presented.

## JFET DC Operation

First consider a simple block of n-type semiconductor with ohmic (linear) contacts on each end as in Fig. 2 (2). When a bias is applied between these two contacts, a current flows through the semiconductor. This current flow is defined by

$$I = \frac{q\mu_{\rm e}ntw}{l}V\tag{2}$$

where q is the charge on an electron,  $\mu_{e}$  is the electron mobility, n is the free electron concentration, V is the applied volt-

# JUNCTION GATE FIELD EFFECT TRANSISTORS

The transfer resistor, or transistor, has, through its incorporation in integrated circuits, revolutionized modern technology. In particular, computers and microprocessors, which are composed of millions of transistors, are prevalent in nearly every aspects of our lives. This chapter deals with one type of transistor—the junction field effect transistor (JFET)—which is based on a *pn* junction gate as opposed to a metal-semiconductor or metal-oxide-semiconductor gate as used in other field effect transistors [e.g., metal-semiconductor field effect transistors (MESFETs) or metal-oxide-semiconductor field effect transistors (MOSFETs)].

## JFET OPERATION

#### **Basic Diode Theory**

To understand the operation of a JFET one first must understand the basic operation of a semiconductor pn diode. Figure 1 shows a simple schematic of a pn diode under equilibrium, forward bias, and reverse bias. Under equilibrium a built-in potential  $(V_{\rm bi})$  develops at the metallurgical junction between the p-type and the n-type semiconductor. This potential is created by the ionized fixed impurities (acceptors and donors) on each side of the junction. These ionized acceptors and donors create a depletion region, W, where free carriers are swept out by a drift mechanism. The extent of W is determined by the concentration of acceptor  $(N_{\rm A})$  and donor  $(N_{\rm D})$  impurities on each side of the junction, the built-in potential  $(V_{\rm bi})$ , the



**Figure 1.** Schematic and energy band diagram of a pn junction under (a) equilibrium (V = 0), (b) forward bias ( $V = V_f$ ), and (c) reverse bias ( $V = V_r$ ).

J. Webster (ed.), Wiley Encyclopedia of Electrical and Electronics Engineering. Copyright 🕐 1999 John Wiley & Sons, Inc.



**Figure 2.** Schematic illustration of (a) condition in *n*-type semiconductor, (b) addition of *p*-type gate region with associated depletion region, (c) application of reverse bias to the gate contact that increases the depletion region and reduces the current flow from source to drain.

age, and the other quantities are the dimensions of the block as shown in Fig. 2(a). The current through this block can be changed by varying any of the terms on the right-hand side of Eq. (2). In practice, the doping level and mobility are set once the semiconductor material is prepared. However, if a ptype region is placed in the middle of the block as in Fig. 2(b), a depletion region is formed in the *n*-type material that effectively reduced the thickness t through which the current can flow through the block. If an electrode is now placed on the p-type region [Fig. 2(c)], the depletion region thickness can be varied by applying either a forward or reverse bias on the p electrode as with the diode in Fig. 1 and Eq. (1). Figure 2(c) shows the case of an applied reverse gate bias where the depletion width is increased and the current flow is reduced. This *pn* junction region forms the basis of the JFET and gives it its name, junction field effect transistor.

The operation of the JFET can be summarized by three bias conditions as shown in Fig. 3(a-c). With the gate held at zero voltage bias (and assuming that the built-in potential is insufficient to limit current flow from source to drain completely) the current from source to drain follows a linear relationship with respect to the source-to-drain bias  $V_{\rm DS}$ , as shown in Fig. 3(a). As  $V_{\rm DS}$  is increased, a reverse bias develops between the drain and the gate, acting to reverse-bias the gate junction. This in turn increases the junction depletion width and reduces the region through which current can flow from the source to the drain. Under this condition, the current no

#### JUNCTION GATE FIELD EFFECT TRANSISTORS 63

longer increases linearly, as seen in Fig. 3(b). As  $V_{\rm DS}$  is increased further and the gate junction reverse bias is increased, the depletion width extends completely across the *n*-type channel at the drain end. At this point the channel is said to be *pinched off*. Current still flows through the channel by carrier injection from the applied  $V_{\rm DS}$  across the depletion region. The current does not increase with increasing  $V_{\rm DS}$ , however, since this only acts to increase the extent of the depletion region along the length of the channel as seen in Fig. 3(c). The current in this region is referred to as a *saturation current*, since it remains constant with increased applied bias.

If the bias to the gate,  $V_{\rm GS}$ , is now varied, a family of curves is generated as in Fig. 4. Figure 4 is typical of any unipolar transistor (e.g. a MOSFET or MESFET). The circuit symbol for a JFET is shown in the inset of Fig. 4. Typically the value of  $V_{\rm GS}$  is maintained below the junction turn-on voltage to limit the flow of gate current and to minimize the effect of minority carrier injection from the gate into the channel. Limiting the gate current is critical for low-power operation of the device, whereas minority carrier injection will degrade its high-frequency performance.

An alternative way to plot the relationship between gate bias  $V_{GS}$  and drain-to-source current  $I_{DS}$  is in a transfer curve such as the ideal curve of Fig. 5. The transfer characteristic can be expressed by Shockley's equation (3):

$$I_{\rm DS} = I_{\rm DSS} \left( 1 - \frac{V_{\rm GS}}{V_{\rm TH}} \right)^2 \tag{3}$$



**Figure 3.** Schematic of a cross section of a JFET under three different source-to-drain bias ( $V_{\rm DS}$ ) conditions with the corresponding current versus voltage characteristics: (a) linear region, (b) transition or knee region at pinchoff, (c) saturation region.



**Figure 4.**  $I_{\rm DS}$  versus  $V_{\rm DS}$  for the gate bias ( $V_{\rm GS}$ ) conditions shown for a GaAs JFET with a  $\sim 1 \ \mu m$  gate length.

where  $I_{\rm DSS}$  is the saturation current for  $V_{\rm GS} = 0$  V and  $V_{\rm TH}$  is the threshold voltage, the gate voltage where channel conduction first occurs.  $V_{\rm TH}$  is defined as the *x*-axis intercept of a plot of  $I_{\rm DS}^{1/2}$  versus  $V_{\rm GS}$ . In practice,  $V_{\rm TH}$  is often reported at some defined value of channel current, say  $I_{\rm DS} = 1$  mA/mm. Equation (3) strictly holds only for an ideal device with no current flowing through the gate and for  $V_{\rm GS} > V_{\rm TH}$ .

## Ac (Small Signal) Operation

With an understanding of the dc operation of a JFET we can now turn to its ac (small signal) characteristics. To do this, one needs the ratio between changes in  $V_{\rm GS}$  and in  $I_{\rm DS}$  for a set value of  $V_{\rm DS}$ . This is referred to as the transconductance  $g_{\rm m}$ , defined as

$$g_{\rm m} = \frac{\Delta I_{\rm DS}}{\Delta V_{\rm GS}} \tag{4}$$

for which the unit is the siemens (S), or ampere per volt.  $g_m$  is often reported normalized to gate width (e.g. in millisie-



**Figure 5.** Transfer curve ( $I_{\rm DS}$ , left axis) for a fixed value of  $V_{\rm DS}$  and transconductance ( $g_{\rm m}$ , right axis) versus  $V_{\rm GS}$  for an ideal JFET with no gate leakage.

mens per millimeter). In the small-signal limit, Eq. (4) reduces to the derivative  $dI_{\rm DS}/dV_{\rm GS}$ , and gives

$$g_{\rm m} = \frac{-2I_{\rm DSS}}{V_{\rm TH}} \left(1 - \frac{V_{\rm GS}}{V_{\rm TH}}\right) \tag{5}$$

The transconductance for the ideal transfer curve is also shown in Fig. 5. In the ideal case, the transconductance increases monotonically with increasing  $V_{\rm GS}$ ; however, in practice  $g_{\rm m}$  saturates at some value of  $V_{\rm GS}$  before decreasing as the gate diode becomes forward biased and significant gate current start to flow. Figure 6 shows the transfer curve and transconductance for an actual gallium arsenide (GaAs) JFET and shows the rolloff in  $g_{\rm m}$  and  $I_{\rm DS}$  caused by the onset of gate current. This device has a gate turn-on voltage,  $V_{\rm GS}({\rm on})$ , of 0.95 V, defined at 1 mA/mm of gate current (4).

The high-frequency performance of a transistor (JFET or other type) is typically characterized by two metrics, the unity current gain cutoff frequency  $(f_t)$  and the maximum oscillation frequency  $(f_{max})$ . Of these,  $f_t$  is the point where the transistor current gain with the output short-circuited  $(h_{21})$  goes to one; it can be expressed as (5,6)

$$f_{\rm t} = \frac{g_{\rm m}}{2\pi (C_{\rm GS} + C_{\rm GD})}$$
(6)

where  $C_{\rm GS}$  and  $C_{\rm GD}$  are the gate-to-source and gate-to-drain capacitances, respectively.  $f_{\rm max}$  is the point where the unilateral power gain (U, the gain that exists when the input and output impedances of the transistor are ideally matched) goes to one, and can be approximated by

$$f_{\rm max} \approx \frac{f_{\rm t}}{2[g_{\rm DS}(R_{\rm G} + R_{\rm S}) + 2\pi f_{\rm t} C_{\rm GD} R_{\rm G}]^{1/2}} \tag{7}$$

where  $R_{\rm G}$  and  $R_{\rm S}$  are the gate and source resistances, respectively.  $g_{\rm DS}$  is the output conductance (in siemens or millisiemens), defined as  $dI_{\rm DS}/dV_{\rm DS}$  for a set value of  $V_{\rm GS}$ . From Eq. (6) we see that to maximize  $f_{\rm t}$ ,  $g_{\rm m}$  should be maximized while  $C_{\rm GS}$  and  $C_{\rm GD}$  should be minimized. For maximizing  $f_{\rm max}$ , the quantities  $g_{\rm DS}$ ,  $R_{\rm G}$ , and  $R_{\rm S}$  should be reduced along with  $C_{\rm GD}$ (5,6).



**Figure 6.** Transfer curve  $(I_{\rm DS}$ , left axis) and transconductance  $(g_{\rm m},$  right axis) versus  $V_{\rm GS}$  for  $V_{\rm DS} = 1.5$  V for a GaAs JFET with a gate length of  $\sim 1 \ \mu {\rm m}$  that shows the saturation of  $g_{\rm m}$  due to the onset of gate leakage.

## JUNCTION GATE FIELD EFFECT TRANSISTORS 65

A potential disadvantage of a JFET is the added gate capacitance resulting from the gate junction as compared to a MESFET or MOSFET structure. Details of the origin of this capacitance, and approaches to minimizing it, are addressed in the next section on JFET fabrication.

A further issue for high-frequency operation is the effect of minority carrier injection from the  $p^+$ -gate region into the channel if the gate is forward biased above the gate diode turn-on voltage  $[V_{\rm GS} > V_{\rm GS}({\rm on})]$ . If this occurs, the transistor cannot be switched off until the injected minority carriers are eliminated from the channel. This introduces an additional time constant, the minority carrier lifetime, into the switching process. Therefore, for maximum frequency performance, the bias on the junction gate should be at most equal to the gate turn-on voltage  $[V_{\rm GS} \leq V_{\rm GS}({\rm on})]$ . This is not typically a problem when using a JFET for a low-power technology operating on a low-voltage power supply, but can limit the applicability of a JFET for some higher-voltage logic circuit families.

## Fabrication

Figure 7 shows a schematic of a simplified process for fabricating an *n*-channel JFET. First [Fig. 7(a)], the *n*-channel is formed in a selective area by diffusion or ion implantation though an opening in a masking material, typically photoresist or a dielectric mask. Second [Fig. 7(b)], a new opening is defined and the highly doped *p*-gate region is formed, again by diffusion or ion implantation. Third [Fig. 7(c)], an additional pair of openings are defined for the source and drain regions and high *n*-type doping is introduced. If the doping has been done by implantation, an implant activation anneal is performed at this stage. Fourth [Fig. 7(d)], the metal ohmic gate contact is deposited and patterned. Finally [Fig. 7(e)], the metal ohmic source and drain contacts are similarly deposited and patterned. Typically the metallization is dropped onto the semiconductor through an opening in an insulating dielectric such as silicon dioxide or silicon nitride.

By examining the doping and metal profile of the JFET formed in Fig. 7, the causes of additional gate capacitance in the JFET are clear. The first is the fringing capacitance from the *p*-type region that extends laterally beyond the opening in the mask. This is compounded by the overlap of the gate contact metal that is created in realigning this metal with the original opening. The capacitance can cause a significant reduction in the high-frequency performance of the transistor.

An alternative processing sequence developed for a JFET that minimizes  $C_{GS}$  by self-aligning the gate contact metal with the *p*-type region is shown in Fig. 8 (see Ref. 4). This process is based on ion implantation doping and has been applied to gallium arsenide (GaAs) JFETs for high-speed operation (7). The process starts with selective area implantation of the *n*-channel and the *p*-type gate regions [Fig. 8(a)]. Second [Fig. 8(b)], a refractory gate contact (e.g. tungsten) is deposited and patterned. Third [Fig. 8(c)], a well-controlled etch of the *p*-type semiconductor is performed in the regions not protected by the gate contact metal. This etch effectively selfaligns the gate contact with the *p*-type gate region. Fourth [Fig. 8(d)], an *n*-type implantation is done with the gate contact metal acting as a mask to self-align the source and drain regions with the gate contact. At this point an anneal is performed to activate all the implanted dopants. Finally [Fig.



**Figure 7.** Schematic of a simplified process for fabricating an *n*-channel JFET. (a) The *n*-channel is formed in a selective area by diffusion or ion implantation through an opening in a masking material, typically photoresist or a dielectric mask. (b) A new opening is defined, and the highly doped *p*-gate region is formed, again by diffusion or ion implantation. (c) An additional pair of openings are defined for the source and drain regions and high *n*-type doping is introduced. If the doping has been done by implantation, an implant activation anneal is performed at this stage. (d) The metal ohmic gate contact is deposited and patterned. (e) The metal ohmic source and drain contacts are similarly deposited and patterned.

8(e)], the source and drain ohmic contact metal is deposited, patterned, and alloyed. Since the gate contact closely coincides with the *p*-type gate region, no additional fringing capacitance is incurred in this structure. In fact, this approach has been used to produce JFETs with the same high-frequency performance as a MESFET with the same gate length and achieved an  $f_t$  of 50 GHz for a 0.3  $\mu$ m gate length (8).

#### JFETs in Advanced Materials

All the discussion to this point can generally be applied to JFETs based on silicon or mature compound semiconductors (e.g., GaAs). However, some of the most recent use of the JFET structure is based on less mature, but very promising, materials such as silicon carbide (SiC) and gallium nitride

## 66 JUNCTION GATE FIELD EFFECT TRANSISTORS



**Figure 8.** Schematic of self-aligned JFET process flow. (a) Selective area implantation of the *n*-channel and the *p*-type gate regions. (b) A refractory gate contact (e.g. tungsten) is deposited and patterned. (c) A well-controlled etch of the *p*-type semiconductor is performed in the regions not protected by the gate contact metal. This etch effectively self-aligns the gate contact with the *p*-type gate region. (d) An *n*-type implantation is done with the gate contact metal acting as a mask to self-align the source and drain regions with the gate contact. At this point an anneal is performed to activate all the implanted dopants. (e) The source and drain ohmic contact metal is deposited, patterned, and alloyed.

(GaN). These materials have much larger bandgaps (2.5 eV to 3.5 eV) and high electron saturation velocities, which make them ideal for high-power, high-frequency transistors. In addition, the large bandgaps make transistors based on these materials able to operate at temperatures where materials with smaller bandgaps, such as silicon (1.1 eV), are limited by thermal carrier generation. Furthermore, JFETs are at-

tractive for high-temperature operation in that transistors based on metal-semiconductor gates (e.g., MESFETs) may fail at elevated temperatures due to degradation of the metalsemiconductor interface. In fact, one of the highest reported operating temperatures of a transistor is for a SiC JFET at 600°C (9). A GaN JFET has also been demonstrated with frequency performance comparable to a similar-gate-length epitaxial GaN MESFET (10). Further developments of JFETs in these material systems should result in robust high-temperature, high-power, high-speed electronics.

## ACKNOWLEDGMENTS

Sandia is a multiprogram laboratory operated by Sandia Corporation, a Lockheed Martin Company, for the United States Department of Energy under contract DE-ACO4-94AL85000.

## **BIBLIOGRAPHY**

- S. M. Sze, *Physics of Semiconductor Devices*, 2nd ed. New York: Wiley, 1981, Chapter 2.
- C. D. Todd, Junction Field Effect Transistors, New York: Wiley, 1968.
- H. Zanger, Semiconductor Devices and Circuits, New York: Wiley, 1984, Chapter 6.
- J. C. Zolper et al., An all-implanted, self-aligned, GaAs JFET with a non-alloyed W/p<sup>+</sup>-GaAs ohmic gate contact, *IEEE Trans. Electron Devices*, 41: 1078, 1994.
- M. A. Hollis and R. A. Murphy, Homogeneous Field-Effect Transistors, in S. M. Sze (ed.), *High Speed Semiconductor Devices*, New York: Wiley, 1990, Chap. 4, p. 216.
- S. M. Sze, *Physics of Semiconductor Devices*, 2nd ed. New York: Wiley, 1981, Chap. 6.
- M. E. Sherwin et al., Comparison of Mg and Zn implants for GaAs n-channel JFETs, IEEE Electron Device Lett., 15: 242, 1994.
- J. C. Zolper et al., GaAs IC Symp., Orlando, FL, Nov. 3–6, 1996, Piscataway, NJ: IEEE, 1996, p. 159.
- P. G. Neudeck, J. B. Petit, and C. S. Salupo, Silicon carbide buried-gate junction field-effect transistors for high-temperature power electronics applications, 2nd Int. High Temperature Electronics Conf., Charlotte, NC, June 5-10, 1996, p. X-23.
- J. C. Zolper et al., Ion-implanted GaN junction field effect transistor, Appl. Phys. Lett., 68, 2273, 1996.

JOHN C. ZOLPER Sandia National Laboratories

JUNCTION ISOLATION. See ISOLATION TECHNOLOGY.